## High voltage high and low-side driver Datasheet - production data #### **Features** - High voltage rail up to 600 V - dV/dt immunity ±50 V/nsec in full temperature range - Driver current capability: - 400 mA source - 650 mA sink - Switching times 70/40 nsec rise/fall with 1nF load - 3.3 V, 5 V, 15 V CMOS/TTL input comparators with hysteresis and pull-down - Internal bootstrap diode - Outputs in phase with inputs - Deadtime and interlocking function #### **Description** The L6388E is a high voltage device, manufactured with the BCD™ "offline" technology. It has a driver structure that enables the driving of independent referenced N-channel Power MOSFETs or IGBTs. The high-side (floating) section is enabled to work with voltage rail up to 600 V. The logic inputs are CMOS/TTL compatible to ease the interfacing with controlling devices. Figure 1. Block diagram Contents L6388E ## **Contents** | 1 | Electrical data | 3 | |----|----------------------------------------------|---| | | 1.1 Absolute maximum ratings | 3 | | | 1.2 Thermal data | 3 | | | 1.3 Recommended operating conditions | 3 | | 2 | Pin connection | 4 | | 3 | Electrical characteristics | 5 | | | 3.1 AC operation | 5 | | | 3.2 DC operation | 5 | | 4 | Waveform definitions | 7 | | 5 | Input logic | В | | 6 | Bootstrap driver | В | | | 6.1 C <sub>BOOT</sub> selection and charging | 8 | | 7 | Typical characteristics1 | 1 | | 8 | Package mechanical data | 3 | | 9 | Ordering information | 7 | | 10 | Revision history | 8 | L6388E Electrical data ## 1 Electrical data ### 1.1 Absolute maximum ratings Table 1. Absolute maximum ratings | Symbol | Parameter | Val | Unit | | |-----------------------|--------------------------------------------------|-----------------------|----------------------|------| | Symbol | Farameter | Min. | Max. | Onit | | V <sub>out</sub> | Output voltage | V <sub>boot</sub> -18 | V <sub>boot</sub> | V | | V <sub>cc</sub> | Supply voltage | - 0.3 | 18 | V | | V <sub>boot</sub> | Floating supply voltage | - 0.3 | 618 | V | | V <sub>hvg</sub> | High-side gate output voltage | V <sub>out</sub> -0.3 | V <sub>boot</sub> | ٧ | | V <sub>Ivg</sub> | Low-side gate output voltage | -0.3 | V <sub>cc</sub> +0.3 | V | | Vi | Logic input voltage | -0.3 | V <sub>cc</sub> +0.3 | ٧ | | dV <sub>out</sub> /dt | Allowed output slew rate | | 50 | V/ns | | P <sub>tot</sub> | Total power dissipation (T <sub>J</sub> = 85 °C) | 750 | 750 | mW | | Tj | Junction temperature | 150 | 150 | °C | | T <sub>s</sub> | Storage temperature | -50 | 150 | °C | Note: ESD immunity, 1,5 kV for pins 6, 7, and 8; 2 kV for all other pins (HBM). #### 1.2 Thermal data Table 2. Thermal data | Symbol | Parameter | SO-8 | DIP-8 | Unit | |---------------------|----------------------------------------|------|-------|------| | R <sub>th(JA)</sub> | Thermal resistance junction-to-ambient | | 100 | °C/W | ## 1.3 Recommended operating conditions Table 3. Recommended operating conditions | Symbol | Pin | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------|-----|------------------------------------------------|----------------|------|------|------|------| | V <sub>out</sub> | 6 | Output voltage | | (1) | | 580 | V | | V <sub>BS</sub> (2) | 8 | Floating supply voltage | | (1) | | 17 | V | | f <sub>sw</sub> | | Switching frequency HVG, LVG load $C_L = 1$ nF | | | | 400 | kHz | | V <sub>cc</sub> | 3 | Supply voltage | | | | 17 | V | | T <sub>J</sub> | | Junction temperature | | -45 | | 125 | °C | <sup>1.</sup> If the condition $V_{boot}$ - $V_{out}$ < 18 V is guaranteed, $V_{out}$ can range from -3 to 580 V. <sup>2.</sup> $V_{BS} = V_{boot} - V_{out}$ . Pin connection L6388E ## 2 Pin connection Figure 2. Pin connection (top view) Table 4. Pin description | N° | Pin | Туре | Function | | |----|--------------------|------|-------------------------------------|--| | 1 | LIN | I | Low-side driver logic input | | | 2 | HIN | I | High-side driver logic input | | | 3 | V <sub>cc</sub> | | Low-voltage power supply | | | 4 | GND | | Ground | | | 5 | LVG (1) | 0 | Low-side driver output | | | 6 | OUT | 0 | High-side driver floating reference | | | 7 | HVG <sup>(1)</sup> | 0 | High-side driver output | | | 8 | V <sub>boot</sub> | | Bootstrap supply voltage | | The circuit guarantees 0.3 V maximum on the pin (@ Isink = 10 mA). This allows the omission of the "bleeder" resistor connected between the gate and the source of the external MOSFET normally used to hold the pin low. ## 3 Electrical characteristics $(V_{CC} = 15 \text{ V}; T_J = 25 ^{\circ}\text{C}).$ ## 3.1 AC operation Table 5. AC operation electrical characteristics | Symbol | Pin | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------|----------------|-------------------------------------------------|--------------------------|------|------|------|------| | t <sub>on</sub> | 1 vs. 5 | High/low-side driver turn-on propagation delay | V <sub>out</sub> = 0 V | | 225 | 300 | ns | | t <sub>off</sub> | 2 vs. 7 | High/low-side driver turn-off propagation delay | V <sub>out</sub> = 0 V | | 160 | 220 | ns | | t <sub>r</sub> | 5, 7 Rise time | | C <sub>L</sub> = 1000 pF | | 70 | 100 | ns | | t <sub>f</sub> | 5, 7 Fall time | | $C_L = 1000 \text{ pF}$ | | 40 | 80 | ns | | DT | 5, 7 | Deadtime | | 220 | 320 | 420 | ns | ## 3.2 DC operation Table 6. DC operation electrical characteristics | Symbol | Pin | Parameter | Test condition | Min. | Тур. | Max. | Unit | | | |---------------------|----------------------------|-----------------------------------------------|------------------------------------------------|------|------|------|------|--|--| | Low supp | Low supply voltage section | | | | | | | | | | V <sub>ccth1</sub> | | V <sub>cc</sub> UV turn-on threshold | | 9.1 | 9.6 | 10.1 | V | | | | V <sub>ccth2</sub> | | V <sub>cc</sub> UV turn-off threshold | | 7.9 | 8.3 | 8.8 | V | | | | V <sub>cchys</sub> | | V <sub>cc</sub> UV hysteresis | | 0.9 | | | ٧ | | | | I <sub>qccu</sub> | 3 | Undervoltage quiescent supply current | V <sub>cc</sub> ≤ 9 V | | 250 | 330 | μА | | | | I <sub>qcc</sub> | | Quiescent current | V <sub>cc</sub> = 15 V | | 350 | 450 | μΑ | | | | R <sub>DS(on)</sub> | | Bootstrap driver on resistance <sup>(1)</sup> | V <sub>cc</sub> ≥ 12.5 V | | 125 | | Ω | | | | Bootstra | pped | supply voltage section | | | | | | | | | V <sub>BSth1</sub> | | V <sub>BS</sub> UV turn-on threshold | | 8.5 | 9.5 | 10.5 | V | | | | V <sub>BSth2</sub> | | V <sub>BS</sub> UV turn-off threshold | | 7.2 | 8.2 | 9.2 | V | | | | V <sub>BShys</sub> | 8 | V <sub>BS</sub> UV hysteresis | | 0.9 | | | V | | | | I <sub>QBS</sub> | Ü | V <sub>BS</sub> quiescent current | HVG ON | | | 250 | μΑ | | | | I <sub>LK</sub> | | High-voltage leakage current | $V_{hvg} = V_{out} = V_{boot} = 600 \text{ V}$ | | | 10 | μА | | | | High/low | High/low-side driver | | | | | | | | | Electrical characteristics L6388E Table 6. DC operation electrical characteristics (continued) | Symbol | Pin | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------|--------------|--------------------------------|--------------------------------------|------|------|------|------| | I <sub>so</sub> | 5,7 | Source short-circuit current | $V_{IN} = V_{ih} (t_p < 10 \ \mu s)$ | 300 | 400 | | mA | | I <sub>si</sub> | 5,7 | Sink short-circuit current | $V_{IN} = V_{il} (t_p < 10 \ \mu s)$ | 500 | 650 | | mA | | Logic inp | Logic inputs | | | | | | | | V <sub>il</sub> | | Low logic level input voltage | | | | 1.1 | ٧ | | V <sub>ih</sub> | 1 0 | High logic level input voltage | | 1.8 | | | ٧ | | l <sub>ih</sub> | 1, 2 | High logic level input current | V <sub>IN</sub> = 15 V | | 20 | 70 | μΑ | | I <sub>il</sub> | | Low logic level input current | V <sub>IN</sub> = 0 V | -1 | | | μΑ | <sup>1.</sup> $R_{DS(on)}$ is tested in the following way: #### **Equation 1** $$\mathsf{R}_{\mathsf{DSON}} = \frac{(\mathsf{V}_{\mathsf{CC}} - \mathsf{V}_{\mathsf{CBOOT1}}) - (\mathsf{V}_{\mathsf{CC}} - \mathsf{V}_{\mathsf{CBOOT2}})}{\mathsf{I}_{\mathsf{1}}(\mathsf{V}_{\mathsf{CC}}, \mathsf{V}_{\mathsf{CBOOT1}}) - \mathsf{I}_{\mathsf{2}}(\mathsf{V}_{\mathsf{CC}}, \mathsf{V}_{\mathsf{CBOOT2}})}$$ where: $I_1$ is pin 8 current when $V_{CBOOT} = V_{CBOOT_1}$ , $I_2$ when $V_{CBOOT} = V_{CBOOT_2}$ . L6388E Waveform definitions ## 4 Waveform definitions Figure 3. Dead time waveform definition Figure 4. Propagation delay waveform definition Input logic L6388E ### 5 Input logic Input logic is provided with an interlocking circuitry which avoids the two outputs (LVG, HVG) being active at the same time when both the logic input pins (LIN, HIN) are at a high logic level. In addition, to prevent cross conduction of the external MOSFETs, after each output is turned off, the other output cannot be turned on before a certain amount of time (DT) (see *Figure 3*). ### 6 Bootstrap driver A bootstrap circuitry is needed to supply the high voltage section. This function is normally accomplished by a high voltage fast recovery diode (*Figure 5* a). In the L6388E, a patented integrated structure replaces the external diode. It is realized by a high voltage DMOS, driven synchronously with the low-side driver (LVG), with a diode in series, as shown in *Figure 5* b. An internal charge pump (*Figure 5* b) provides the DMOS driving voltage. The diode connected in series to the DMOS has been added to avoid an undesirable turn-on. ### 6.1 C<sub>BOOT</sub> selection and charging To choose the proper $C_{BOOT}$ value, the external MOSFET can be seen as an equivalent capacitor. This capacitor $C_{FXT}$ is related to the MOSFET total gate charge: #### **Equation 1** $$C_{EXT} = \frac{Q_{gate}}{V_{gate}}$$ The ratio between the capacitors $C_{\text{EXT}}$ and $C_{\text{BOOT}}$ is proportional to the cyclical voltage loss. It must be: E.g.: if $Q_{gate}$ is 30 nC and $V_{gate}$ is 10 V, $C_{EXT}$ is 3 nF. With $C_{BOOT}$ = 100 nF the drop is 300 mV If HVG must be supplied for a long period, the $C_{\mbox{\footnotesize{BOOT}}}$ selection must also take the leakage losses into account. E.g.: HVG steady-state consumption is typical 250 $\mu$ A, so, if HVG T<sub>ON</sub> is 5 ms, C<sub>BOOT</sub> must supply 1.25 $\mu$ C to C<sub>EXT</sub>. This charge on a 1 $\mu$ F capacitor means a voltage drop of 1.25 V. The internal bootstrap driver offers important advantages: the external fast recovery diode can be avoided (it usually has a high leakage current). This structure can work only if $V_{OUT}$ is close to GND (or lower) and, at the same time, the LVG is on. The charging time ( $T_{charge}$ ) of the $C_{BOOT}$ is the time in which both conditions are fulfilled and it must be long enough to charge the capacitor. The bootstrap driver introduces a voltage drop due to the DMOS $R_{DS(on)}$ (typical value: 125 $\Omega$ ). This drop can be neglected at low switching frequency, but it should be taken into account when operating at high switching frequency. L6388E Bootstrap driver The following equation is useful to compute the drop on the bootstrap DMOS: #### **Equation 2** $$V_{drop} = I_{charge}R_{dson} \rightarrow V_{drop} = \frac{Q_{gate}}{T_{charge}}R_{dson}$$ where $Q_{gate}$ is the gate charge of the external Power MOSFET, $R_{DS(on)}$ is the on-resistance of the bootstrap DMOS, and $T_{charge}$ is the charging time of the bootstrap capacitor. For example: using a Power MOSFET with a total gate charge of 30 nC, the drop on the bootstrap DMOS is about 1 V, if the $T_{charge}$ is 5 $\mu s$ . In fact: #### **Equation 3** $$V_{drop} = \frac{30nC}{5\mu s} \cdot 125\Omega \sim 0.8V$$ $V_{drop}$ should be taken into account when the voltage drop on $C_{BOOT}$ is calculated: if this drop is too high, or the circuit topology doesn't allow a sufficient charging time, an external diode can be used. Bootstrap driver L6388E Figure 5. Bootstrap driver ## 7 Typical characteristics Figure 6. Typical rise and fall times vs. Figure 7. Quiescent current vs. supply load capacitance voltage Figure 8. V<sub>BOOT</sub> UV turn-on threshold vs. temperature 13 @ Vcc = 15V 12 11 Тур. 10 V<sub>BSth1</sub>(V) 9 8 7 6 5 -45 -25 0 25 50 75 100 125 Tj (°C) Figure 9. V<sub>CC</sub> UV turn-off threshold vs. temperature Figure 10. V<sub>BOOT</sub> UV turn-off threshold vs. temperature Figure 11. Output source current vs. temperature 47/ Figure 12. V<sub>CC</sub> UV turn-on threshold vs. Figure 13. Output sink current vs. temperature ## 8 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: www.st.com. ECOPACK<sup>®</sup> is an ST trademark. Table 7. DIP-8 mechanical data | Dim. | | mm | | |--------|-------|------|-------| | Dilli. | Min. | Тур. | Max. | | А | | 3.32 | | | a1 | 0.51 | | | | В | 1.15 | | 1.65 | | b | 0.356 | | 0.55 | | b1 | 0.204 | | 0.304 | | D | | | 10.92 | | Е | 7.95 | | 9.75 | | е | | 2.54 | | | e3 | | 7.62 | | | e4 | | 7.62 | | | F | | | 6.6 | | I | | | 5.08 | | L | 3.18 | | 3.81 | | Z | | | 1.52 | Figure 14. DIP-8 package dimensions Table 8. SO-8 mechanical data | Dim | mm | | | | |------|------|------|------|--| | Dim. | Min. | Тур. | Max. | | | Α | | | 1.75 | | | A1 | 0.10 | | 0.25 | | | A2 | 1.25 | | | | | b | 0.28 | | 0.48 | | | С | 0.17 | | 0.23 | | | D | 4.80 | 4.90 | 5.00 | | | E | 5.80 | 6.00 | 6.20 | | | E1 | 3.80 | 3.90 | 4.00 | | | е | | 1.27 | | | | h | 0.25 | | 0.50 | | | L | 0.40 | | 1.27 | | | L1 | | 1.04 | | | | k | 0° | | 8° | | | ccc | | | 0.10 | | SEATING PLANE O.25 mm GAGE PLANE AM11757/1 Figure 15. SO-8 package dimensions # 9 Ordering information Table 9. Order codes | Part number | Package | Packaging | |--------------|---------|---------------| | L6388E | DIP-8 | Tube | | L6388ED | SO-8 | Tube | | L6388ED013TR | SO-8 | Tape and reel | Revision history L6388E # 10 Revision history Table 10. Document revision history | Date | Revision | Changes | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | 11-Oct-2007 | 1 | First release | | 29-Feb-2012 | Updated <i>Table 1</i> , <i>Table 6</i> and <i>Section 6.1</i> . 2 DIP-8 mechanical data and package dimensions have been upon SO-8 mechanical data and package dimensions have been upon SO-8 mechanical data and package dimensions have been upon SO-8 mechanical data and package dimensions have been upon SO-8 mechanical data and package dimensions have been upon SO-8 mechanical data and package dimensions have been upon SO-8 mechanical data and package dimensions have been upon SO-8 mechanical data and package dimensions have been upon SO-8 mechanical data and package dimensions have been upon SO-8 mechanical data and package dimensions have been upon SO-8 mechanical data and package dimensions have been upon SO-8 mechanical data and package dimensions have been upon SO-8 mechanical data and package dimensions have been upon SO-8 mechanical data and package dimensions have been upon SO-8 mechanical data and package dimensions have been upon SO-8 mechanical data and mech | | | 31-Jan-2013 | 3 | Update note in Section 1.1. | #### **Please Read Carefully:** Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2013 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com