I PV521 SNOSB14E - AUGUST 2009 - REVISED JULY 2024 # LPV521 NanoPower, 1.8V, RRIO, CMOS Input, Operational Amplifier ### 1 Features For $V_S = 5V$ , typical unless otherwise noted: Supply current at $V_{CM} = 0.3V$ : 400nA (max) Operating voltage range: 1.6V to 5.5V Low TCV<sub>OS</sub>: 3.5µV/°C (max) V<sub>OS</sub>: 1mV (max) Input bias current: 40fA PSRR: 109dB CMRR: 102dB Open-loop gain: 132dB Gain bandwidth product: 6.2kHz Slew rate: 2.4V/ms Input voltage noise at f = 100Hz: $255 \text{nV}/\sqrt{\text{Hz}}$ Temperature range: -40°C to +125°C ## 2 Applications - Wireless environmental sensors - Grid asset monitoring - **Electricity meter** - Smoke and heat detector - Gas detector - Portable electronics - **Thermostat** - Field transmitter and sensor ## 3 Description The LPV521 is a single, nanopower, 552nW amplifier designed for ultra-long-life battery applications. The operating voltage range of 1.6V to 5.5V coupled with typically 351nA of supply current make this device an excellent choice for RFID readers and remotesensor nanopower applications. The device has an input common-mode voltage 0.1V over the rails, specified TCV<sub>OS</sub>, and voltage-swing-to-the-rail output performance. The LPV521 has a carefully designed CMOS input stage that outperforms competitors with typically 40fA IBIAS currents. This low input current significantly reduces I<sub>BIAS</sub> and I<sub>OS</sub> errors introduced in megohm resistance, high-impedance photodiode and charge sense applications. The LPV521 is a member of the PowerWise® family, and has an exceptional power-to-performance ratio. The wide input common-mode voltage range, specified 1mV V<sub>OS</sub> and 3.5µV/°C TCV<sub>OS</sub> enables accurate and stable measurement for both high-side and low-side current sensing EMI protection is designed into the device to reduce sensitivity to unwanted RF signals from cell phones or other RFID readers. The LPV521 is offered in 5-pin SC70 and 8-pin PDIP packages. #### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | | |-------------|------------------------|-----------------------------|--| | LPV521 | DCK (SC70, 5) | 2mm × 2.1mm | | | LF V JZ I | P (PDIP, 8) | 9.81mm × 9.43mm | | - For more information, see Section 10. - The package size (length × width) is a nominal value and includes pins, where applicable. **Nanopower Supply Current** ## **Table of Contents** | 1 Features1 | 7 Applications and Implementation | 19 | |---------------------------------------|------------------------------------------------------|----| | 2 Applications1 | 7.1 Application Information | 19 | | 3 Description1 | 7.2 Typical Applications | | | 4 Pin Configuration and Functions2 | 7.3 Power Supply Recommendations | | | 5 Specifications3 | 7.4 Layout | 25 | | 5.1 Absolute Maximum Ratings3 | 8 Device and Documentation Support | | | 5.2 ESD Ratings3 | 8.1 Device Support | 26 | | 5.3 Recommended Operating Conditions3 | 8.2 Documentation Support | | | 5.4 Thermal Information4 | 8.3 Receiving Notification of Documentation Updates. | 26 | | 5.5 Electrical Characteristics4 | 8.4 Support Resources | 26 | | 5.6 Typical Characteristics8 | 8.5 Trademarks | | | 6 Detailed Description18 | 8.6 Electrostatic Discharge Caution | 26 | | 6.1 Overview | 8.7 Glossary | | | 6.2 Functional Block Diagram18 | 9 Revision History | | | 6.3 Feature Description | 10 Mechanical, Packaging, and Orderable | | | 6.4 Device Functional Modes18 | Information | 27 | ## **4 Pin Configuration and Functions** Figure 4-1. DCK Package, 5-Pin SC70 (Top View) Figure 4-2. P Package, 8-Pin PDIP (Top View) ## **Table 4-1. Pin Functions** | PIN | | | | | |---------|------------|------------|--------|-----------------------| | NAME | NO | <b>)</b> . | TYPE | DESCRIPTION | | IVAIVIE | DCK (SC70) | P (PDIP) | | | | IN+ | 3 | 3 | Input | Noninverting input | | IN- | 4 | 2 | Input | Inverting input | | OUT | 1 | 6 | Output | Output | | NC | _ | 1, 4, 5 | _ | Do not connect | | V+ | 5 | 8 | Power | Positive power supply | | V- | 2 | 7 | Power | Negative power supply | Submit Document Feedback ## 5 Specifications ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | - | | | MIN | MAX | UNIT | |------------------|-------------------------------------|--------------------------------------|----------------------|----------------------|------| | | Any pin relative to V <sup>-</sup> | | -0.3 | 6 | V | | | Input voltage, IN+, IN-, C | OUT pins | V <sup>-</sup> - 0.3 | V <sup>+</sup> + 0.3 | V | | | Input current, V+, V-, OU | T pins | | 40 | mA | | | Differential input voltage | $(V_{IN+} - V_{IN-})$ | -300 | 300 | mV | | $T_J$ | Junction temperature <sup>(2)</sup> | | -40 | 150 | °C | | | | Infrared or convection (30s) | | 260 | °C | | | Mounting temperature | Wave soldering lead temperature (4s) | | 260 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) The maximum power dissipation is a function of TJ(MAX), θJA. The maximum allowable power dissipation at any ambient temperature is PD = (TJ(MAX) TA) / θJA. All numbers apply for packages soldered directly onto a printed circuit board (PCB). ### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------| | DCK (S | C70) PACKAGE | | | | | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM) per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | | | | Machine model | ±200 | | | P (PDIP | PACKAGE | | | | | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM) per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | V | | | | Machine model | ±200 | | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | NOM | MAX | UNIT | |----------------|-------------------------------------|-----|-----|-----|------| | Vs | Supply voltage, $V_S = (V+) - (V-)$ | 1.6 | | 5.5 | V | | T <sub>A</sub> | Temperature <sup>(2)</sup> | -40 | | 125 | °C | - (1) Absolute Maximum Ratings indicate limits beyond which damage may occur. Recommended Operating Conditions indicate conditions for which the device is intended to be functional, but specific performance is not tested. For tested specifications and test conditions, see Electrical Characteristics. - (2) The maximum power dissipation is a function of TJ(MAX), θJA. The maximum allowable power dissipation at any ambient temperature is PD = (TJ(MAX) TA) / θJA. All numbers apply for packages soldered directly onto a PCB. #### **5.4 Thermal Information** | | | LP\ | /521 | | |------------------------|-------------------------------------------------------|------------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | DCK (SC70) | P (PDIP) | UNIT | | | | 5 PINS | 8 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance <sup>(2)</sup> | 456 | 102.3 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case(top) thermal resistance | 53.9 | 81.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 48.9 | 64.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 6.6 | 47.6 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 48.3 | 64.1 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case(bottom) thermal resistance | N/A | N/A | °C/W | - 1) For information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. - (2) The maximum power dissipation is a function of TJ(MAX), θJA. The maximum allowable power dissipation at any ambient temperature is PD = (TJ(MAX) TA) / θJA. All numbers apply for packages soldered directly onto a PCB. #### 5.5 Electrical Characteristics at $T_A = 25^{\circ}$ C, $V^+ = 1.8$ V, 3.3V, and 5V, $V^- = 0$ V, $V_{CM} = V_O = V_S / 2$ , and $R_L > 1$ M $\Omega$ (unless otherwise noted)(1) | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------------|-------------------------------------------------------------|------------------------------------------------|-------|------|------|--------------| | OFFSE1 | VOLTAGE | | | | | - | | | | | \/ -\/-\-\-\-\\ | | -1 | 0.1 | 1 | | | ., | 1tfft1t | $V_{CM} = V^- + 0.3V$ | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | -1.23 | | 1.23 | \/ | | Vos | Input offset voltage | \\\ -\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | -1 | 0.1 | 1 | mV | | | | $V_{CM} = V^{+} - 0.3V$ | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | -1.23 | | 1.23 | | | | | | | | ±0.4 | | | | TCV <sub>OS</sub> | Input offset voltage drift(2) | $T_{\Delta} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | V <sup>+</sup> = 1.8V, 3.3V | -3 | | 3 | μV/°C | | | | 1 <sub>A</sub> = -40 C t0 +125 C | V <sup>+</sup> = 5V | -3.5 | | 3.5 | | | PSRR | Power-supply rejection | 1.6V ≤ V <sup>+</sup> ≤ 5.5V, | | 85 | 109 | | dB | | PORK | ratio | $V_{CM} = 0.3V$ | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | 76 | | | αв | | INPUT E | BIAS CURRENT | | | | | • | | | | | V+ = 1.8V, 3.3V | | -1 | 0.01 | 1 | | | BIAS | Input bias current | V <sup>+</sup> = 5V | | -1 | 0.04 | 1 | pА | | | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | -50 | | +50 | | | | | V <sup>+</sup> = 1.8V | | | 10 | | | | los | Input offset current | V* = 3.3V<br>V* = 5V | | | 20 | | fA | | | | | | | 60 | | | | NOISE | | | | | | | | | | Input-referred voltage | V+ = 1.8V | | | 24 | | \/ | | | noise | V+ = 3.3V, 5V | | | 22 | | $\mu V_{PP}$ | | | | | V <sup>+</sup> = 1.8V | | 265 | nV/√ | | | e <sub>n</sub> | Input-referred voltage noise density | f = 100Hz | V+ = 3.3V | | 259 | | | | | | | V+ = 5V | | 255 | | | | i <sub>n</sub> | Input-referred current noise | f = 100Hz | | | 100 | | fA/√Hz | Submit Document Feedback ## **5.5 Electrical Characteristics (continued)** at $T_A = 25^{\circ}$ C, $V^+ = 1.8$ V, 3.3V, and 5V, $V^- = 0$ V, $V_{CM} = V_O = V_S / 2$ , and $R_L > 1$ M $\Omega$ (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | | $V_O = V_S / 2$ , and $R_L > 1 M\Omega$ | MIN | TYP | MAX | UNIT | | |------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------|-----|-------------------------|------|--| | INPUT V | /OLTAGE | | | | | | | | | | | | V <sup>+</sup> = 1.8V | 66 | 92 | | | | | | | | V <sup>+</sup> = 1.8V, T <sub>A</sub> = -40°C to +125°C | 60 | | | | | | | | | V <sup>+</sup> = 3.3V | 72 | 97 | | | | | | | $V^- \le V_{CM} \le V^+$ | V <sup>+</sup> = 3.3V, T <sub>A</sub> = -40°C to +125°C | 70 | | | | | | | | | V <sup>+</sup> = 5V | 75 | 102 | | | | | | | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | 74 | | | | | | | | | V <sup>+</sup> = 1.8V | 75 | 101 | | | | | | | | V <sup>+</sup> = 1.8V, T <sub>A</sub> = -40°C to +125°C | 74 | | | | | | | Common-mode rejection | | V <sup>+</sup> = 3.3V | 78 | 106 | | | | | CMRR | ratio | $V^- \le V_{CM} \le V^+ - 1.1V$ | V <sup>+</sup> = 3.3V, T <sub>A</sub> = -40°C to +125°C | 75 | | | dB | | | | | | V <sup>+</sup> = 5V | 84 | 108 | | | | | | | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | 80 | | | | | | | | | V <sup>+</sup> = 1.8V | 75 | 120 | | | | | | | | V <sup>+</sup> = 1.8V, T <sub>A</sub> = -40°C to +125°C | 53 | | | | | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | V <sup>+</sup> = 3.3V | 77 | 121 | | | | | | | $V^+ - 0.6V \le V_{CM} \le V^+$ | V <sup>+</sup> = 3.3V, T <sub>A</sub> = -40°C to +125°C | 76 | | | | | | | | | V <sup>+</sup> = 5V | 77 | 115 | | | | | | | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | 76 | | | | | | | | V <sup>+</sup> = 1.8V, CMRR ≥ 67dB,<br>V <sup>+</sup> = 3.3V, CMRR ≥ 72dB,<br>V <sup>+</sup> = 5V, CMRR ≥ 75dB | | (V <sup>-</sup> ) - 0.1 | | (V <sup>+</sup> ) + 0.1 | V | | | CMVR | MVR Common-mode voltage range | | | (V-) | | (V <sup>+</sup> ) | V | | | OPEN-L | OOP GAIN | | | | | | | | | | | | V <sup>+</sup> = 1.8V | 74 | 125 | | | | | | | | V <sup>+</sup> = 1.8V, T <sub>A</sub> = -40°C to +125°C | 73 | | | | | | | | $V^- + 0.5V \le V_O \le V^+ - 0.5V$ , | V <sup>+</sup> = 3.3V | 82 | 120 | | dB | | | A <sub>VOL</sub> | Large-signal voltage gain | $R_L = 100 k\Omega \text{ to V}^+/2$ | V <sup>+</sup> = 3.3V, T <sub>A</sub> = -40°C to +125°C | 76 | | | | | | | | | V <sup>+</sup> = 5V | 84 | 132 | | | | | | | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | 76 | | | | | | FREQUI | ENCY RESPONSE | | | | | | | | | | | | V <sup>+</sup> = 1.8V | | 6.1 | | | | | GBW | Gain bandwidth product | $C_L = 20 \text{pF}, R_L = 100 \text{k}\Omega$ | V <sup>+</sup> = 3.3V, 5V | | 6.2 | | kHz | | | | | | V <sup>+</sup> = 1.8V | | 2.9 | | | | | | | Falling edge, A <sub>V</sub> = +1, | V <sup>+</sup> = 3.3V | | 2.9 | | | | | | | $V_{IN} = V^+ \text{ to } V^-$ | V <sup>+</sup> = 5V | 1.1 | 2.7 | | | | | 0.0 | | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | 1.2 | | | | | | SR | Slew rate | | V <sup>+</sup> = 1.8V | | 2.3 | | V/ms | | | | | Rising edge, A <sub>V</sub> = +1, | V <sup>+</sup> = 3.3V | | 2.5 | | | | | | | $V_{IN} = V^- \text{ to } V^+$ | V <sup>+</sup> = 5V | 1.1 | 2.4 | | | | | | | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | 1.2 | | | | | | | | | V+ = 1.8V | | 72 | | | | | $\theta_{m}$ | Phase margin | $C_L = 20 pF, R_L = 100 k\Omega$ | V <sup>+</sup> = 3.3V, 5V | | 73 | | deg | | | | | | V <sup>+</sup> = 1.8V, 3.3V | | 19 | | | | | G <sub>m</sub> | Gain margin | $C_L = 20pF, R_L = 100k\Omega$ | V+ = 5V | | 20 | | dB | | ## **5.5 Electrical Characteristics (continued)** at $T_A = 25^{\circ}C$ , $V^+ = 1.8V$ , 3.3V, and 5V, $V^- = 0V$ , $V_{CM} = V_O = V_S / 2$ , and $R_L > 1 M\Omega$ (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |--------|-------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------|-----|-----|-----|-------| | OUTPUT | | | | | | | | | | | | V <sup>+</sup> = 1.8V | | 2 | 50 | | | | | | V <sup>+</sup> = 1.8V, T <sub>A</sub> = -40°C to +125°C | | | 50 | | | | | Swing from positive rail, | V+ = 3.3V | | 3 | 50 | | | | | $R_L$ = 100kΩ to V <sup>+</sup> /2,<br>V <sub>IN</sub> (diff) = 100mV | V <sup>+</sup> = 3.3V, T <sub>A</sub> = -40°C to +125°C | | | 50 | | | | | | V+ = 5V | | 3 | 50 | | | , . | Output valtage | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | | | 50 | ma\ / | | /o | Output voltage | | V <sup>+</sup> = 1.8V | | 2 | 50 | mV | | | | | V <sup>+</sup> = 1.8V, T <sub>A</sub> = -40°C to +125°C | | | 50 | | | | | Swing from negative rail,<br>$R_L = 100k\Omega$ to V*/2,<br>$V_{IN}(diff) = -100mV$ | V+ = 3.3V | | 2 | 50 | | | | | | V <sup>+</sup> = 3.3V, T <sub>A</sub> = -40°C to +125°C | | | 50 | | | | | | V+ = 5V | | 3 | 50 | | | | | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | | | 50 | | | | | | V <sup>+</sup> = 1.8V | 1 | 3 | | | | | | | V <sup>+</sup> = 1.8V, T <sub>A</sub> = -40°C to +125°C | 0.5 | | | | | | | Sourcing, V <sub>O</sub> to V <sup>-</sup> , | V <sup>+</sup> = 3.3V | 5 | 11 | | | | | | $V_{IN}(diff) = 100mV$ | V <sup>+</sup> = 3.3V, T <sub>A</sub> = -40°C to +125°C | 4 | | | | | | | | V <sup>+</sup> = 5V | 15 | 23 | | | | _ | Output current <sup>(3)</sup> | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | 8 | | | mA | | 0 ( | Output current | | V <sup>+</sup> = 1.8V | 1 | 3 | | IIIA | | | | | V <sup>+</sup> = 1.8V, T <sub>A</sub> = -40°C to +125°C | 0.5 | | | | | | | Sinking, V <sub>O</sub> to V <sup>+</sup> , | V <sup>+</sup> = 3.3V | 5 | 12 | | | | | | $V_{IN}(diff) = -100mV$ | V <sup>+</sup> = 3.3V, T <sub>A</sub> = -40°C to +125°C | 4 | | | | | | | | V+ = 5V | 15 | 22 | | | | | | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | 8 | | | | Submit Document Feedback ## **5.5 Electrical Characteristics (continued)** at $T_A = 25^{\circ}$ C, $V^+ = 1.8$ V, 3.3V, and 5V, $V^- = 0$ V, $V_{CM} = V_O = V_S / 2$ , and $R_I > 1$ M $\Omega$ (unless otherwise noted)(1) | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |----------|----------------------|----------------------------------------------------|---------------------------------------------------------|-----|-----|-----|------| | POWER | SUPPLY | ' | | | | | | | | | | V <sup>+</sup> = 1.8V | | 345 | 400 | nA | | | | | V <sup>+</sup> = 1.8V, T <sub>A</sub> = -40°C to +125°C | | | 580 | nA | | | | $V_{CM} = V^- + 0.3 V$ | V <sup>+</sup> = 3.3V | | 346 | 400 | nA | | | | V <sub>CM</sub> = V + 0.3 V | V <sup>+</sup> = 3.3V, T <sub>A</sub> = -40°C to +125°C | | | 600 | nA | | | | | V <sup>+</sup> = 5V | | 351 | 400 | nA | | | Supply current | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | | | 620 | nA | | 3 | | V <sub>CM</sub> = V <sup>+</sup> – 0.3 V | V <sup>+</sup> = 1.8V | | 472 | 600 | nA | | | | | V <sup>+</sup> = 1.8V, T <sub>A</sub> = -40°C to +125°C | | | 850 | nA | | | | | V <sup>+</sup> = 3.3V | | 471 | 600 | nA | | | | | V <sup>+</sup> = 3.3V, T <sub>A</sub> = -40°C to +125°C | | | 860 | nA | | | | | V <sup>+</sup> = 5V | | 475 | 600 | nA | | | | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | | | 870 | nA | | IOISE II | MMUNITY | , | | | | | | | | | | f = 400MHz | | 121 | | | | MIDD | EMI rejection ratio, | V+ = 5V, | f = 900MHz | | 121 | | ٦D | | MIRR | IN+ and IN- (4) | $V_{RF\_PEAK} = 100 \text{mV}_P (-20 \text{dB}_P)$ | f = 1800MHz | | 124 | | dB | | | | f | f = 2400MHz | | 142 | | | - (1) Electrical Characteristics values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No min and max specifications of parametric performance are indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>. Absolute Maximum Ratings indicate junction temperature limits beyond which the device may be permanently degraded, either mechanically or electrically. - (2) The offset voltage average drift is determined by dividing the change in V<sub>OS</sub> at the temperature extremes by the total temperature change. - (3) The short circuit test is a momentary open-loop test. - (4) The EMI rejection ratio is defined as EMIRR = 20log ( $V_{RF\_PEAK}/\Delta V_{OS}$ ). Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## **5.6 Typical Characteristics** at T<sub>J</sub> = 25°C (unless otherwise specified) Figure 5-29. Sourcing Current vs Supply Voltage Figure 5-30. Sinking Current vs Supply Voltage Figure 5-31. Output Swing High vs Supply Voltage Figure 5-32. Output Swing Low vs Supply Voltage Figure 5-33. Input Bias Current vs Common Mode Voltage Figure 5-34. Input Bias Current vs Common Mode Voltage Figure 5-35. Input Bias Current vs Common Mode Voltage Figure 5-36. Input Bias Current vs Common Mode Voltage ## **6 Detailed Description** #### 6.1 Overview The LPV521 is fabricated with Texas Instruments' state-of-the-art VIP50 process. This proprietary process dramatically improves the performance of Texas Instruments' low-power and low-voltage operational amplifiers. The following sections showcase the advantages of the VIP50 process and highlight circuits that enable ultra-low power consumption. #### 6.2 Functional Block Diagram Figure 6-1. Block Diagram #### **6.3 Feature Description** The amplifier differential inputs consist of a noninverting input (+IN) and an inverting input (–IN). The amplifier amplifies only the difference in voltage between the two inputs, which is called the differential input voltage. The output voltage of the op-amp V<sub>OUT</sub> is given by Equation 1: $$V_{OUT} = A_{OL} (IN^+ - IN^-)$$ (1) where $A_{OL}$ is the open-loop gain of the amplifier, typically around 132dB (4,000,000 ×, or 0.25 $\mu$ V/V). #### 6.4 Device Functional Modes #### 6.4.1 Input Stage The LPV521 has a rail-to-rail input that provides more flexibility for the system designer. Rail-to-rail input is achieved by using in parallel, one PMOS differential pair and one NMOS differential pair. When the common mode input voltage ( $V_{CM}$ ) is near $V^+$ , the NMOS pair is on and the PMOS pair is off. When $V_{CM}$ is near $V^-$ , the NMOS pair is off and the PMOS pair is on. When $V_{CM}$ is between $V^+$ and $V^-$ , internal logic decides how much current each differential pair get. This special logic maintains stable and low-distortion amplifier operation within the entire common-mode voltage range. Both input stages have an offset voltage ( $V_{OS}$ ) characteristic; therefore, the offset voltage of the LPV521 becomes a function of $V_{CM}$ . $V_{OS}$ has a crossover point at 1.0V less than V<sup>+</sup>. See the *Input Offset Voltage vs Input Common Mode* curves in the *Typical Characteristics*. Take care in situations where the input signal amplitude is comparable to the $V_{OS}$ value or the design requires high accuracy. In these situations, the input signal must avoid the crossover point. In addition, parameters such as PSRR and CMRR that involve the input offset voltage are also affected by changes in $V_{CM}$ across the differential-pair transition region. #### 6.4.2 Output Stage The LPV521 output voltage swings 3mV from rails at a 3.3V supply, which provides the maximum possible dynamic range at the output. This feature is particularly important when operating on low supply voltages. The LPV521 maximum output voltage swing defines the maximum swing possible under a particular output load. The LPV521 output swings 50mV from the rail at a 5V supply with an output load of $100\text{k}\Omega$ . Submit Document Feedback ## 7 Applications and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 7.1 Application Information The LPV521 is specified for operation from 1.6V to 5.5V (±0.8V to ±2.25V). Many of the specifications apply from –40°C to +125°C. The LMV521 features rail-to-rail input and rail-to-rail output swings while consuming only nanowatts of power. Parameters that exhibit significant variance with regard to operating voltage or temperature are presented in Section 5.6. #### 7.1.1 Driving Capacitive Load The LPV521 is internally compensated for stable unity gain operation, with a 6.2kHz, typical gain bandwidth. However, the unity gain follower is the most sensitive configuration to capacitive load. The combination of a capacitive load placed at the output of an amplifier along with the amplifier output impedance creates a phase lag, which reduces the phase margin of the amplifier. If the phase margin is significantly reduced, the response is underdamped, and causes peaking in the transfer. When there is too much peaking, the op amp can start oscillating. Figure 7-1. Resistive Isolation of Capacitive Load To drive heavy capacitive loads, use an isolation resistor, $R_{\rm ISO}$ , as in Figure 7-1. By using this isolation resistor, the capacitive load is isolated from the amplifier output. The larger the value of $R_{\rm ISO}$ , the more stable the amplifier. If the value of $R_{\rm ISO}$ is sufficiently large, the feedback loop is stable, independent of the value of $C_{\rm L}$ . However, larger values of $R_{\rm ISO}$ result in reduced output swing and reduced output current drive. Table 7-1 shows the recommended minimum $R_{ISO}$ values for a 5V supply. Figure 7-2 shows the typical response obtained with the $C_L$ = 50pF and $R_{ISO}$ = 154k $\Omega$ . The other values of $R_{ISO}$ in Table 7-1 are chosen to achieve similar dampening at the respective capacitive loads. Notice that for the LPV521 with larger a $C_L$ , a smaller $R_{ISO}$ can be used for stability. However, for a given $C_L$ , a larger $R_{ISO}$ provides a more damped response. For capacitive loads of 20pF and less, no isolation resistor is needed. Table 7-1. Recommended Minimum R<sub>ISO</sub> Values for a 5V Supply | 2 - 2 - 10 10 10 | | | | | | |------------------|------------------|--|--|--|--| | C <sub>L</sub> | R <sub>ISO</sub> | | | | | | 0pF to 20pF | Not needed | | | | | | 50pF | 154kΩ | | | | | | 100pF | 118kΩ | | | | | | 500pF | 52.3kΩ | | | | | | 1nF | 33.2kΩ | | | | | | 5nF | 17.4kΩ | | | | | | 10nF | 13.3kΩ | | | | | | | | | | | | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback Figure 7-2. Step Response #### 7.1.2 EMI Suppression The near-ubiquity of cellular, Bluetooth®, and Wi-Fi® signals and the rapid rise of sensing systems incorporating wireless radios make electromagnetic interference (EMI) an evermore important design consideration for precision signal paths. Though RF signals lie outside the op-amp band, RF carrier switching can modulate the dc offset of the op amp. Also some common RF modulation schemes can induce down-converted components. The added dc offset and the induced signals are amplified with the signal of interest and thus corrupt the measurement. The LPV521 uses on-chip filters to reject these unwanted RF signals at the inputs and power supply pins, thereby preserving the integrity of the precision signal path. Twisted pair cabling and the active front-end common-mode rejection provide immunity against low-frequency noise (for example, 60Hz or 50Hz mains) but are ineffective against RF interference. Even a few centimeters of printed circuit board (PCB) trace and wiring for sensors located close to the amplifier can pick up significant 1GHz RF. The integrated EMI filters of the LPV521 reduce or eliminate external shielding and filtering requirements, thus increasing system robustness. A larger EMIRR means more rejection of the RF interference. For more information on EMIRR, see the *AN-1698 A Specification for EMI Hardened Operational Amplifiers* application report. Submit Document Feedback ### 7.2 Typical Applications #### 7.2.1 60Hz Twin T-Notch Filter Figure 7-3. 60Hz Notch Filter #### 7.2.1.1 Design Requirements Small signals from transducers in remote and distributed sensing applications commonly suffer strong 60Hz interference from ac power lines. The circuit of Figure 7-3 notches out the 60Hz and provides a gain $A_V = 2$ for the sensor signal represented by a 1kHz sine wave. Similar stages can be cascaded to remove 2nd and 3rd harmonics of 60Hz. Thanks to the nA power consumption of the LPV521, even five such circuits can run for 9.5 years from a small CR2032 lithium cell. These batteries have a nominal voltage of 3V and an end of life voltage of 2V. With an operating voltage from 1.6V to 5.5V, the LPV521 can function over this voltage range. #### 7.2.1.2 Detailed Design Procedure The notch frequency is set by $F_0 = 1 / 2\pi RC$ . To achieve a 60Hz notch, use $R = 10M\Omega$ and C = 270pF. If eliminating 50Hz noise, which is common in European systems, use $R = 11.8M\Omega$ and C = 270pF. The twin T notch filter works by having two separate paths from $V_{IN}$ to the amplifier input. A low-frequency path through resistors R-R and another separate high-frequency path through capacitors C-C. However, at frequencies around the notch frequency, the two paths have opposing phase angles and the two signals tend to cancel at the amplifier input. To ensure that the target center frequency is achieved, and to maximize the notch depth (Q factor), balance the filter as much as possible. To obtain circuit balance, while overcoming limitations of available standard resistor and capacitor values, use passives in parallel to achieve the 2C and R/2 circuit requirements for the filter components that connect to ground. To ensure that passive component values stay as expected, clean the board with alcohol, rinse with deionized water, and air dry. Ensure that the board remains in a relatively low humidity environment to minimize moisture that can increase the conductivity of board components. Also large resistors come with considerable parasitic stray capacitance; the effects can be reduced by cutting out the ground plane below components of concern. Use Large resistors in the feedback network to minimize battery drain. When designing with large resistors, consider the resistor thermal noise, op-amp current noise, as well as op-amp voltage noise in the noise analysis of the circuit. The noise analysis for the circuit in Figure 7-3 can be done over a bandwidth of 5kHz, which takes the conservative approach of overestimating the bandwidth (LPV521 typical GBW/A<sub>V</sub> is less). The total noise at the output is approximately $800\mu V_{PP}$ , which is excellent considering the total consumption of the circuit is only 540nA. The dominant noise terms are op-amp voltage noise ( $550\mu V_{PP}$ ), current noise through the feedback network ( $430\mu V_{PP}$ ), and current noise through the notch filter network ( $280\mu V_{PP}$ ). Thus, the total circuit noise is less than ½ LSB of a 10-bit system with a 2V reference, which is 1mV. #### 7.2.1.3 Application Curve Figure 7-4. 60Hz Notch Filter Waveform #### 7.2.2 Portable Gas Detection Sensor Figure 7-5. Precision Oxygen Sensor #### 7.2.2.1 Design Requirements Gas sensors are used in many different industrial and medical applications. Gas sensors generate a current that is proportional to the percentage of a particular gas sensed in an air sample. This current goes through a load resistor and the resulting voltage drop is measured. The LPV521 is an excellent choice for this application because the device draws only 345nA of current and operates on supply voltages down to 1.6V. Depending on the sensed gas and sensitivity of the sensor, the output current can be in the order of tens of microamperes to a few milliamperes. Gas sensor data sheets often specify a recommended load resistor value or suggest a range of load resistors from which to choose. Oxygen sensors are used when air quality or oxygen delivered to a patient needs to be monitored. Fresh air contains 20.9% oxygen. Air samples containing less than 18% oxygen are considered dangerous. This application detects oxygen in air. Oxygen sensors are also used in industrial applications where the environment must lack oxygen. An example is when food is vacuum packed. There are two main categories: oxygen sensors that sense oxygen when oxygen is abundantly present (for example, in air or near an oxygen tank), and oxygen sensors that detect traces of oxygen in ppm. Submit Document Feedback #### 7.2.2.2 Detailed Design Procedure Figure 7-5 shows a typical circuit used to amplify the output of an oxygen detector. The oxygen sensor outputs a known current through the load resistor. This value changes with the amount of oxygen present in the air sample. Oxygen sensors usually recommend a particular load resistor value or specify a range of acceptable values for the load resistor. The use of the nanopower LPV521 means minimal power usage by the op amp, and enhanced battery life. With the components shown in Figure 7-5, the circuit consumes less than 0.5μA of current, so that even batteries used in compact portable electronics, with low mAh charge ratings, can last beyond the life of the oxygen sensor. The precision specifications of the LPV521, such as the very low offset voltage, low TCV<sub>OS</sub>, low input bias current, high CMRR, and high PSRR are other factors that make the LPV521 a great choice for this application. #### 7.2.2.3 Application Curve Figure 7-6. Calculated Oxygen Sensor Circuit Output (Single 5V Supply) #### 7.2.3 High-Side Battery Current Sensing Figure 7-7. High-Side Current Sensing #### 7.2.3.1 Design Requirements The rail-to-rail common-mode input range and the very low quiescent current make the LPV521 an excellent choice for use in high-side and low-side battery current-sensing applications. The high-side current-sensing circuit in Figure 7-7 is commonly used in a battery charger to monitor the charging current to prevent overcharging. A sense resistor R<sub>SENSE</sub> is connected in series with the battery. #### 7.2.3.2 Detailed Design Procedure The theoretical output voltage of the circuit is $V_{OUT}$ = [ ( $R_{SENSE} \times R_3$ ) / $R_1$ ] × $I_{CHARGE}$ . In reality, however, as a result of the finite current gain of the transistor ( $\beta$ ), the current that travels through $R_3$ is not $I_{CHARGE}$ . Instead, $R_3$ is $\alpha \times I_{CHARGE}$ or $\beta$ / ( $\beta$ +1) × $I_{CHARGE}$ . A Darlington pair can be used to increase the $\beta$ and performance of the measuring circuit. Using the components shown in Figure 7-7 results in $V_{OUT} \approx 4000\Omega \times I_{CHARGE}$ . This result is needed to amplify a 1mA $I_{CHARGE}$ to near full-scale of an analog-to-digital converter (ADC) with $V_{REF}$ at 4.1V. A resistor, $R_2$ is used at the noninverting input of the amplifier, with the same value as $R_1$ to minimize offset voltage. Selecting values per Figure 7-7 limits the current traveling through the $R_1 - Q1 - R_3$ leg of the circuit to under 1µA, which is on the same order as the LPV521 supply current. Increasing resistors $R_1$ , $R_2$ , and $R_3$ decreases the measuring circuit supply current and extends battery life. Decreasing $R_{SENSE}$ minimizes error due to resistor tolerance; however, this decrease also decreases $V_{SENSE} = I_{CHARGE} \times R_{SENSE}$ , and in turn, the amplifier offset voltage has a more significant contribution to the total error of the circuit. With the components shown in Figure 7-7, the measurement circuit supply current can be kept below 1.5µA and measure 100µA to 1mA. #### 7.2.3.3 Application Curve Figure 7-8. Calculated High-Side Current Sense Circuit Output #### 7.3 Power Supply Recommendations The LPV521 is specified for operation from 1.6V to 5.5V ( $\pm 0.8$ V to $\pm 2.75$ V) over a -40°C to $\pm 125$ °C temperature range. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the Section 5.6. #### CAUTION Supply voltages greater than 6 V can permanently damage the device. Low bandwidth nanopower devices do not have good high frequency (> 1kHz) ac PSRR rejection against high-frequency switching supplies and other kHz and greater noise sources; therefore, extra supply filtering is recommended if kHz-range noise is expected on the power-supply lines. Submit Document Feedback #### 7.4 Layout #### 7.4.1 Layout Guidelines For best operational performance of the device, use good printed circuit board (PCB) layout practices, including: - Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the op amp. Use bypass capacitors to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry. - Connect low-ESR, 0.1µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single-supply applications. - Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Physically separate digital and analog grounds paying attention to the flow of the ground current. - To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If not possible, cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace. - Place the external components as close to the device as possible. Section 7.4.2 shows how keeping RF and RG close to the inverting input minimizes parasitic capacitance. - Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. - Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials. #### 7.4.2 Layout Example Figure 7-9. Noninverting Layout Example ## 8 Device and Documentation Support ## 8.1 Device Support #### 8.1.1 Development Support - LPV521 PSPICE Model - TINA-TI SPICE-Based Analog Simulation Program, http://www.ti.com/tool/tina-ti - Capacitive Load Drive Solution Using an Isolation Resistor reference design - DIP Adapter Evaluation Module, http://www.ti.com/tool/dip-adapter-evm - Evaluation board for 5-pin, north-facing amplifiers in the SC70 package, SNOA487. - Manual for LMH730268 Evaluation board 551012922-001 ### **8.2 Documentation Support** #### 8.2.1 Related Documentation For related documentation, see the following: - Texas Instruments, Feedback Plots Define Op Amp AC Performance application bulletin - Texas Instruments, AN-1698 A Specification for EMI Hardened Operational Amplifiersapplication report - · Texas Instruments, EMI Rejection Ratio of Operational Amplifiers application report - Texas Instruments, Handbook of Operational Amplifier Applications application report ### 8.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 8.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. PowerWise® is a registered trademark of Texas Instruments. Bluetooth® is a registered trademark of Bluetooth SIG, Inc.. Wi-Fi® is a registered trademark of The Wi-Fi Alliance. All trademarks are the property of their respective owners. #### 8.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 8.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. Submit Document Feedback ## 9 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | С | hanges from Revision D (December 2014) to Revision E (July 2024) | Page | |---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1 | | • | Added P (PDIP, 8) package and associated content to document | | | • | Updated Applications | 1 | | • | Updated Package Information table | 1 | | • | Added missing thermal information for DCK (SC70) package | 4 | | • | Moved all Electrical Characteristics tables into one table | 4 | | • | Updated Electrical Characteristics note 1 | | | • | Added missing CMRR test condition for V+ = 5V | | | • | Updated common mode voltage range to fix the incorrect conditions | | | • | Updated Figure 5-4 and Figure 5-6, <i>TcvOS Distribution</i> , to fix test condition typos | | | • | Changed A <sub>OL</sub> typical value from "100 dB (100,000 ×, or 10 μV/V)" to "132dB (4000,000 ×, or 0.25μV/V) | | | | Feature Description | | | С | hanges from Revision C (February 2013) to Revision D (December 2014) | Page | | • | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information | Layout | ## 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 9-Aug-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | LPV521MG/NOPB | ACTIVE | SC70 | DCK | 5 | 1000 | RoHS & Green | Call TI SN | Level-1-260C-UNLIM | -40 to 125 | АНА | Samples | | LPV521MGE/NOPB | ACTIVE | SC70 | DCK | 5 | 250 | RoHS & Green | Call TI SN | Level-1-260C-UNLIM | -40 to 125 | АНА | Samples | | LPV521MGX/NOPB | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | Call TI SN | Level-1-260C-UNLIM | -40 to 125 | АНА | Samples | | LPV521P | ACTIVE | PDIP | Р | 8 | 50 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 125 | LPV521 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## PACKAGE OPTION ADDENDUM www.ti.com 9-Aug-2024 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Sep-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LPV521MG/NOPB | SC70 | DCK | 5 | 1000 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | | LPV521MGE/NOPB | SC70 | DCK | 5 | 250 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | | LPV521MGX/NOPB | SC70 | DCK | 5 | 3000 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | www.ti.com 25-Sep-2024 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | LPV521MG/NOPB | SC70 | DCK | 5 | 1000 | 208.0 | 191.0 | 35.0 | | LPV521MGE/NOPB | SC70 | DCK | 5 | 250 | 208.0 | 191.0 | 35.0 | | LPV521MGX/NOPB | SC70 | DCK | 5 | 3000 | 208.0 | 191.0 | 35.0 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Sep-2024 ## **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |---------|--------------|--------------|------|-----|--------|--------|--------|--------| | LPV521P | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | # P (R-PDIP-T8) ## PLASTIC DUAL-IN-LINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC. - 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side SMALL OUTLINE TRANSISTOR NOTES: (continued) 7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) <sup>9.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>10.</sup> Board assembly site may have different recommendations for stencil design. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated